Power and Delay Analysis of Flip Flop Using Pulse Control Method

Main Article Content

Ms. Ritika Dhabliya

Abstract

The past few years, increasing difficulty in integration can be solved by low power, which is very important and also choosing flip-flop solves the challenges like low power. In this paper, we design and compare the power problem of various indirect pulse triggered flip flop are examined. It can be attained by reconstructing the lower part of Single-ended Conditional Capture Energy Recovery (SCCER) design and by employing the control pulse scheme. The results after the simulation derives transistor count and power required are significantly reduced in the proposed design over existing design.

Downloads

Download data is not yet available.

Article Details

How to Cite
Ms. Ritika Dhabliya. (2013). Power and Delay Analysis of Flip Flop Using Pulse Control Method. International Journal of New Practices in Management and Engineering, 2(03), 12–17. https://doi.org/10.17762/ijnpme.v2i03.19
Section
Articles